

## Statement of Volatility – Dell PowerEdge R220

Dell PowerEdge R220 contains both volatile and non-volatile (NV) components. Volatile components lose their data immediately upon removal of power from the component. Non-volatile components continue to retain their data even after the power has been removed from the component. Components chosen as user-definable configuration options (those not soldered to the motherboard) are not included in the Statement of Volatility. Configuration option information (pertinent to options such as microprocessors, remote access controllers, and storage controllers) is available by component separately. The following NV components are present in the PowerEdge R220 server.

| Item                     | Non-Volatile<br>or Volatile | Quantity | Reference Designator | Size       |
|--------------------------|-----------------------------|----------|----------------------|------------|
| Planer                   |                             |          |                      |            |
| PCH Internal CMOS<br>RAM | Non-Volatile                | 1        | U87                  | 256 Bytes  |
| BIOS SPI Flash           | Non-Volatile                | 1        | U86                  | 8 M Bytes  |
| iDRAC SPI Flash          | Non-Volatile                | 1        | U2                   | 4 M Bytes  |
| BMC EMMC                 | Non-Volatile                | 1        | U25                  | 4G Bytes   |
| System CPLD RAM          | Non-Volatile                | 1        | U18                  | 1K Bytes   |
| ТРМ                      | Non-Volatile                | 1        | U8                   | 8064 Bytes |

| Item                  | Type (e.g. Flash PROM, EEPROM) | Can user<br>programs or<br>operating system<br>write data to it<br>during normal<br>operation? | Purpose? (e.g. boot<br>code)                                                                    |
|-----------------------|--------------------------------|------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|
| Planer                |                                |                                                                                                |                                                                                                 |
| PCH Internal CMOS RAM | Battery-backed NVRAM           | No                                                                                             | Real-time clock and<br>BIOS configuration<br>settings                                           |
| BIOS SPI Flash        | SPI Flash                      | Yes                                                                                            | Boot code, system<br>configuration<br>information, UEFI<br>environment, Flash<br>descriptor, ME |
| iDRAC SPI Flash       | SPI Flash                      | No                                                                                             | iDRAC Uboot<br>(bootloader), server<br>management<br>persistent store (i.e.<br>IDRAC MAC        |

| Item            | Type (e.g. Flash PROM, EEPROM) | Can user<br>programs or<br>operating system<br>write data to it<br>during normal<br>operation? | Purpose? (e.g. boot<br>code)                                                                                                                                      |
|-----------------|--------------------------------|------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                 |                                |                                                                                                | Address, iDRAC boot<br>variables), lifecycle log<br>cache, virtual planar<br>FRU and EPPID, rac log,<br>System Event Log,<br>JobStore, iDRAC Secure<br>Boot Code, |
| BMC EMMC        | EMMC NAND Flash                | No                                                                                             | Operational iDRAC FW,<br>Lifecycle Controller<br>(LC) USC partition, LC<br>service diags, LC OS<br>drivers, USC firmware                                          |
| System CPLD RAM | RAM                            | No                                                                                             | Not utilized                                                                                                                                                      |
| ТРМ             | EEPROM                         | No                                                                                             | Data Protection                                                                                                                                                   |

| Item                  | How is data input to this memory?                                                                                                                                                                                                                                                                                                                          | How is this memory write protected? |
|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|
| Planer                |                                                                                                                                                                                                                                                                                                                                                            |                                     |
| PCH Internal CMOS RAM | BIOS default settings, which can be<br>altered by F2 Setup Menu during<br>POST                                                                                                                                                                                                                                                                             | Not accessible                      |
| BIOS SPI Flash        | Loading flash memory requires a<br>vendor-provided firmware file and<br>loader program which is executed by<br>booting up the system from a USB<br>key (or floppy). In addition, an OS-<br>based update package executable<br>containing the firmware file can be<br>run. A system loaded with arbitrary<br>data in BIOS FLASH memory will not<br>operate. | Software write protected            |
| iDRAC SPI Flash       | Loading flash memory requires a<br>vendor provided firmware file and<br>loader program. System loaded with<br>arbitrary data in flash memory would<br>not operate.                                                                                                                                                                                         | Software write protected            |
| BMC EMMC              | Loading flash memory requires a<br>vendor provided firmware file and<br>loader program which is executed by<br>booting up the system from a floppy<br>or OS-based executable containing                                                                                                                                                                    | Software write protected            |

| Item            | How is data input to this memory?                                                                              | How is this memory write protected? |
|-----------------|----------------------------------------------------------------------------------------------------------------|-------------------------------------|
|                 | the firmware file and the loader.<br>System loaded with arbitrary data in<br>firmware memory will not operate. |                                     |
| System CPLD RAM | Not utilized                                                                                                   | Not accessible                      |
| ТРМ             | Not accessible                                                                                                 | Software write protected            |

| Item          | How is this memory write protected?      | How is the memory cleared?                                      |
|---------------|------------------------------------------|-----------------------------------------------------------------|
| H310 PERC     |                                          |                                                                 |
| NVSRAM        | Not WP. Not visible to Host<br>Processor | Cannot be cleared with existing tools available to the customer |
| FRU           | Not WP                                   | Cannot be cleared with existing tools available to the customer |
| 1-Wire EEPROM | Not WP. Not visible to Host<br>Processor | Cannot be cleared with existing tools available to the customer |
| SBR           | Not WP. Not visible to Host<br>Processor | Cannot be cleared with existing tools available to the customer |
| Flash         | Not WP. Not visible to Host<br>Processor | Cannot be cleared with existing tools available to the customer |

**NOTE:** For any information that you may need, direct your questions to your Dell Marketing contact.

## © 2014 Dell Inc.

 $Trademarks \ used \ in \ this \ text: \ Dell^{TM}, \ the \ DELL \ logo, \ and \ PowerEdge^{TM} \ are \ trademarks \ of \ Dell \ Inc.$